English | Size:
Genre: eLearning
What you’ll learn
How students from all over world designed analog IPs and RISC-V core from scratch
Launch of VSD-Intelligent Assessment Technology and its benefits in VLSI training
Applying community models to ICs – Why and How?
RISC-V and open source hardware – A golden opportunity for India semiconductor industry
Computation in the Post-Moore Era: Reflecting on the The role of Open Source
A brief history of open hardware: learning from the freeand open source software movement
Government Initiatives in ESDM Space
JOIN VSDOpen2020 and be a part of open-source revolution !!
VSDOpen 2020 was bigger and better !!
VSDOpen 2020 had LIVE Tutorial Session for first 3 days
VSDOpen 2020 showcased open-source analog IP’s
VSDOpen 2020 was for 4-days
View VSDOpen2020 last day conference!!
We are excited to showcase some masterpieces of work done by Research Interns over last year, and also, we are really excited to introduce you to novel techniques of learning and designing analog/digital IP’s. This time, we are about to showcase you a list of projects which was achieved for the very first time in the field of open-source.
To Begin with: First time in the open-source world,
1. We have open-source analog IPs built from scratch using OSU-180nm PDK, Magic and eSim EDA tools, by undergrad and post-grad students. Unbelievable!!
2. We displayed to the RISC-V community around the globe how you can design a basic RISC-V core in just 5-days from scratch using TL-Verilog and Makerchip IDE. Unbelievable!!
3. We released a cloud-based VSD-Intelligent Assessment Technology platform which enables VLSI training for all time-zones at one go and is about 99% effective compared to any other training around the globe.
4. We will show you how you can develop your own SoC using real 130nm PDK from Skywater and OpenLANE EDA tool-chain from efabless
Who this course is for:
Anyone who wants to get an overview of VLSI industry and get started in the field of open-source
Anyone who wants to learn how to build analog IPs from scratch
Anyone who wants to know about next-gen cloud based RISC-V and VLSI trainings at affordable costs
nitroflare.com/view/94840FA1976B5C9/VSDOpen2020-VLSI-online-conference.part1.rar
nitroflare.com/view/7CBF8CAA45EAB32/VSDOpen2020-VLSI-online-conference.part2.rar
nitroflare.com/view/79F70569F8A0E0C/VSDOpen2020-VLSI-online-conference.part3.rar
nitroflare.com/view/E5C7356D99A2489/VSDOpen2020-VLSI-online-conference.part4.rar
nitroflare.com/view/E62A57B893B11B4/VSDOpen2020-VLSI-online-conference.part5.rar
nitroflare.com/view/29E518733CD4F9F/VSDOpen2020-VLSI-online-conference.part6.rar
rapidgator.net/file/34844c0eb8fcdf980e93deb563507a82/VSDOpen2020-VLSI-online-conference.part1.rar.html
rapidgator.net/file/06efdc18747a0e75621f16208798e8fb/VSDOpen2020-VLSI-online-conference.part2.rar.html
rapidgator.net/file/f1bac6c474e8d50ec5681370a7c02f61/VSDOpen2020-VLSI-online-conference.part3.rar.html
rapidgator.net/file/fbdd3146bfe2946b078c7c6b65730a99/VSDOpen2020-VLSI-online-conference.part4.rar.html
rapidgator.net/file/b8056b62eb92a636dc7d244dbce5e60a/VSDOpen2020-VLSI-online-conference.part5.rar.html
rapidgator.net/file/0a5a897457f472053b51c3301862cb93/VSDOpen2020-VLSI-online-conference.part6.rar.html
If any links die or problem unrar, send request to
forms.gle/e557HbjJ5vatekDV9